## Advanced Computer Lab Final Report

Frederic-Gerald Morcos 4-1805 – E11



### Fetch:

T0: MAR\_MUX <- choose [PC]

T1: memRead <- 1

T2: IR <- MDR PC <- PC + 4

### Decode:

T3: Reg\_File\_address\_read1 <- IR [src1]

Reg\_File\_address\_read2 <- IR [src2]

Reg\_File\_address\_write <- IR [destination]

#### Execute:

T4: MUX RegFile data <- choose [ALU result]

RegFile\_write\_enable <- 1

SetFlags <- IR [31]
SetFlags <- IR [30]
SetFlags <- IR [11]

Load/Store Instruction:



Load:

Fetch:

T0: MAR MUX <- choose [PC]

T1: memRead <- 1

T2: IR <- MDR PC <- PC + 4

Decode:

T3: RegFile\_address\_read1 <- IR [base]
MUX ALU select <- choose [000]

RegFile\_address\_write <- IR [destination/source]
MUX ALU b <- choose [IR [offset]]

Note: We need to extend the offset to 32 bits.

T4:

Load/Store <- ALU Result

MUX MAR <- choose [Load/Store]

memRead <- 1 memWrite <- 0

T5:

RegFile\_write\_enable <- 1 MUX RegFile data <- MDR

Store:

Fetch:

T0: MAR\_MUX <- choose [PC]

T1: memRead <- 1

T2: IR <- MDR PC <- PC + 4

Decode:

T3: RegFile\_address\_read1 <- IR [base]
MUX\_ALU\_select <- choose [000]

RegFile\_address\_read2 <- IR [destination/source] MUX\_ALU\_b <- choose [IR [offset]]

Note: We need to extend the offset to 32 bits.

T4:

Load/Store <- ALU Result

MUX MAR <- choose [Load/Store]

memRead <- 0 memWrite <- 1

MDW <- RegFile out2

**Branch Instruction:** 



Jump:

Fetch:

T0: MAR\_MUX <- choose [PC]

T1: memRead <- 1

T2: IR <- MDR PC <- PC + 4

Decode:

T3: RegFile\_address\_read1 <- IR [base]

MUX\_ALU\_b <- choose [IR [offset]]

MUX\_ALU\_select <- choose [000]

Execute:

T4: PC <- ALU\_Result

Call:

Fetch:

T0: MAR MUX <- choose [PC]

T1: memRead <- 1

T2: IR <- MDR

PC <- PC + 4

Decode:

T3: RegFile address read1 <- 31

T4: MAR <- RegFile\_out2

RegFile write enable <- 1

RegFile\_Reg31 <- RegFile\_Reg31 + 4
MUX RegFile data <- choose [ALU Result]

Reg File address write <- 31

MDW <- PC

Execute:

T5: Mem [MAR] <- MDW

memWrite <- 1

PC <- IR [base] + IR [offset]

Return:

Fetch:

T0: MAR\_MUX <- choose [PC]

T1: memRead <- 1 T2: IR <- MDR

PC <- PC + 4

Decode:

T3: RegFile\_address\_read1 <- 31
T4: RegFile\_write\_enable <- 1

RegFile\_Reg31 <- RegFile\_Reg31 - 4
MUX\_RegFile\_data <- choose [ALU\_Result]

Reg\_File\_address\_write <- 31

T5: MAR <- RegFile\_out2 [Reg31]

memRead <- 1

Execute:

T6: MDR <- Mem [MAR]

PC <- MDR

# 0PNZ condition checker:



Circuit (*Note: use this version to complement the other one at the end of the document*):



Logic:

Multiplexers:

MUX\_ALU\_b selects RegFile\_out2 when at T3 AND ALU\_Result

selects 4 when at T4 AND (Call OR Return)

selects IR [offset] when at T3 AND

(Load OR Store OR Jump)

MUX\_ALU\_s selects 000 when at (T3 AND (Load OR Store OR Jump))

OR (T4 AND Call)

selects 011 when at T4 AND Return

selects IR [operation] when at T3 AND ALU

MUX address read1: selects IR [src1] when at NOT (T3 AND (Call OR Return))

selects 31 when at T3 AND (Call OR Return)

MUX\_address\_read2: selects IR [src2] when at T3 AND ALU

selects IR [destination/source] when at T3 AND Store

MUX RegFile Data: selects ALU Result when at T4 AND

(ALU OR Call OR Return)

selects MDR when at T5 AND LOAD

MUX RegFile address write:

selects 31 when T4 AND (Call OR Return) selects IR [destination] when at T3 AND

(ALU OR Load)

MUX\_PC\_Load selects ALU\_Result when at NOT (T6 AND Return)

selects MDR when at T6 AND Return

MUX\_MDW selects RegFile\_out2 when at T4 AND Store

PC out when at T5 AND Call

MUX MAR selects RegFile out2 when (T4 AND Call) OR

(T5 AND Return)

selects Load/Store when at T4 AND (Load OR Store)

selects PC out when at T0

MUX RegFile write enable:

1 when (T4 AND ALU) OR (T5 AND Load) OR

(T4 AND (Call OR Return))

Latches:

LATCH ALU a write enabled at T3

LATCH ALU b write enabled at (T3 AND ALU)

OR (T3 AND (Load OR Store)) OR (T4 AND (Call OR Return))

LATCH LOAD/STORE: write enabled at T4 AND (Load OR Store)

Memory:

Read: (T4 AND Load) OR T1 OR (T5 AND Return)

Write: (T4 AND Store) OR (T6 AND Call)

Decider:

| ICI.     |        |                        |
|----------|--------|------------------------|
| IN [1:0] | ==00   | <b>ALU Instruction</b> |
| IN [4:2] | ==000  | Add                    |
|          | ==001  | Add + 1                |
|          | == 010 | Sub - 1                |
|          | == 011 | Sub                    |
|          | == 100 | And                    |
|          | == 101 | Or                     |
|          | == 110 | Xor                    |
|          | == 111 | Xnor                   |
|          |        |                        |
|          |        |                        |

$$IN [4:3] == 00 Load$$

$$== 01 Store$$